*** jacobk <jacobk!~quassel@64.189.201.150> has quit IRC | 00:23 | |
*** tpb <tpb!~supybot@underwood.mithis.com> has quit IRC | 01:00 | |
*** tpb <tpb!~supybot@underwood.mithis.com> has joined #f4pga | 01:00 | |
scientes | is there any example code that shows me how the cache-coherency of Zynq over AXI 4-stream works? | 01:11 |
---|---|---|
scientes | what I am thinking is that you would have memory-mapped cache lines, and you would read one, and the call an interrupt to wait for the other one to be filled, and then read that one and interrupt on the alternate one | 01:12 |
scientes | but I want to see some code to better understand what is going on | 01:12 |
scientes | it looks like ALL arm pheripherials are communicating with AXI | 01:13 |
scientes | https://support.xilinx.com/s/article/1053914?language=en_US | 01:19 |
scientes | Like it doesn't even saw how much data is in a packet | 01:19 |
scientes | like I know DDR3---it is 32bytes x 2 | 01:20 |
F4PGASlackBridge | <ept> In the F4PGA Architecture Definitions, readthedocs page, it looks like the link to the arch-defs github repo is broken. I would submit a pull request, but I’m not sure which repo to do that in | 01:47 |
F4PGASlackBridge | <ept> (Unless the link is to a private repo, for some reason) | 01:49 |
*** scientes <scientes!~scientes@216.57.213.194> has quit IRC | 01:51 | |
*** chexum <chexum!~quassel@gateway/tor-sasl/chexum> has quit IRC | 03:42 | |
*** chexum <chexum!~quassel@gateway/tor-sasl/chexum> has joined #f4pga | 03:44 | |
*** chexum <chexum!~quassel@gateway/tor-sasl/chexum> has quit IRC | 03:50 | |
*** chexum <chexum!~quassel@gateway/tor-sasl/chexum> has joined #f4pga | 04:07 | |
F4PGASlackBridge | <pgielda> Yes the link is broken, it should be https://github.com/f4pga/f4pga-arch-defs | 10:23 |
*** TMM_ <TMM_!hp@amanda.tmm.cx> has quit IRC | 10:59 | |
*** TMM_ <TMM_!hp@amanda.tmm.cx> has joined #f4pga | 10:59 | |
F4PGASlackBridge | <ept> Great, thanks | 12:18 |
F4PGASlackBridge | <ept> The repo organization between the Github pages for CHIPS Alliance and F4PGA are rather confusing. Is there a reason that yosys-f4pga-plugins, and f4pga-examples are under the CHIPS Alliance Github organization page and not the F4PGA Github organization page? Similarly, why does the F4PGA Github organization page include its own fork of the CHIPS alliance F4PGA repo? Shouldn’t it live exclusively in the F4PGA | 12:34 |
F4PGASlackBridge | organization page? (maybe I’m completely wrong, but it seems pretty confusing as it is) | 12:34 |
F4PGASlackBridge | <pgielda> Its complicated. A somewhat simplified explanation -- things in chipsalliance org have to be Apache 2.0 | 13:21 |
F4PGASlackBridge | <pgielda> We're in a process of relicensing stuff but that takes time | 13:21 |
F4PGASlackBridge | <pgielda> So for now some things live in f4pga org, think of it as a prolonged temporary situation | 13:22 |
*** TMM_ <TMM_!hp@amanda.tmm.cx> has quit IRC | 14:33 | |
*** TMM_ <TMM_!hp@amanda.tmm.cx> has joined #f4pga | 14:33 | |
*** hansfbaier <hansfbaier!~hansfbaie@36.68.9.39> has joined #f4pga | 16:05 | |
F4PGASlackBridge | <ept> Ahh all right, that makes sense. Thank you for the explanation! | 16:06 |
*** hansfbaier <hansfbaier!~hansfbaie@36.68.9.39> has quit IRC | 16:14 | |
*** KiranShila[m] <KiranShila[m]!~mekiransh@2001:470:69fc:105::2:19fd> has left #f4pga | 19:51 | |
cr1901 | umartinezcorral: Where did the fix_xc7_carry.py script go? https://github.com/f4pga/f4pga-arch-defs/commit/09b9a1d1f2db1778f1c9ad97f1a4725856ad3657 | 23:19 |
cr1901 | ERROR: TCL interpreter returned an error: /home/william/Projects/FPGA/symbiflow/symbiflow-arch-defs/env/conda/envs/f4pga_arch_def_base/bin/python3: can't open file '/home/william/Projects/FPGA/symbiflow/symbiflow-arch-defs/utils/fix_xc7_carry.py': [Errno 2] No such file or directory | 23:19 |
cr1901 | (ignore the symbiflow directory naming) | 23:19 |
Generated by irclog2html.py 2.17.1 by Marius Gedminas - find it at https://mg.pov.lt/irclog2html/!